%0 Journal Article %A WANG Xin-sheng %A YU Ming-yan %T Buffer Insertion Method under Process Variations for Delay Minimization %D 2014 %R 10.13190/j.jbupt.2014.03.019 %J Journal of Beijing University of Posts and Telecommunications %P 93-97,108 %V 37 %N 3 %X
A buffer insertion method of a rapid timing optimization under process variation is proposed. The method carries out graph transformation on wire net in routing area, and so the random problem becomes a deterministic problem i.e. the buffer insertion problem for reducing time delay will be equivalent to statistics the shortest path problem. Moreover, we propose a valid node storage algorithm, which is optimized in constructing the graph process, and is greatly improving the memory space and working efficiency. In experiment section, the method is firstly used in 90 nm, 65 nm and 45 nm process global interconnect buffer insertion and analysis, and the insertion results are consistent with reference result, which confirms the validity of this method. Meanwhile, the algorithm was applied to two kinds of actual interconnect nets in integrated circuit: simple wire net and tree type wire net, which gets perfect timing optimization results based 17 inserted buffers and 3 inserted buffers respectively.
%U https://journal.bupt.edu.cn/EN/10.13190/j.jbupt.2014.03.019